Recherche d'emploi > Palaiseau (91) > Position in assisted

PhD Position in AI-Assisted Generation of High-Level Models and Simulators for Hardware Design

CEA
Palaiseau
Cette offre d'emploi n'est pas disponible dans votre pays.

Position description

Category

Electronics components and equipments

Contract

Fixed-term contract

Job title

PhD Position in AI-Assisted Generation of High-Level Models and Simulators for Hardware Design

Socio-professional category

Non Cadre

Contract duration (months)

Job description

Simulation tools are essential for the design and validation of digital circuits. They use different levels of abstraction to facilitate hardware / software co-design and co-validation.

Architecture simulators, called Instruction Set Simulators (ISSs), provide high-level abstraction for fast functional verification and early design space exploration, while Register Transfer Level (RTL) simulators provide detailed circuit-level implementation for accurate analysis but with longer simulation times.

Faced with accelerated development schedules together with tool and resource constraints, hardware designers often start with RTL development and defer the construction of an ISS.

However, as the design process progresses, the need to create ISSs becomes apparent, particularly for tasks such as software validation and design space exploration of next-generation hardware.

Creating ISSs manually presents significant challenges, as it is both time-consuming and error-prone. Further complexity is introduced by the need to ensure equivalence between ISS and RTL.

There is therefore an urgent need for innovative methods to automate the generation of an ISS when the RTL is available.

The generation process of an ISS consists mainly of extracting architectural states and deriving instruction execution functions 1, 2 .

An ISS is then constructed by seamlessly integrating the architectural states and the instruction execution functions, ensuring an accurate representation of the hardware's functional behaviour.

The goal of the thesis is to design a methodology implemented in a tool that takes low-level RTL models as input and automatically generates an ISS by exploiting recent advances in machine learning (ML) such as Graph Neural Networks 3 , and compilation flows such as MLIR 4 , in the field of electronic design automation (EDA).

The expected result is a complete flow for the automatic generation of ISS from RTL, ensuring by construction the semantic consistency between the two levels.

The results of this thesis will be the subject of presentations at international conferences and in scientific journals.

References

1 Zeng, Yu, Aarti Gupta, and Sharad Malik. "Generating architecture-level abstractions from RTL designs for processors and accelerators part I : Determining architectural state variables." ICCAD, 2021.

2 Zeng, Yu, Aarti Gupta, and Sharad Malik. "Automatic generation of architecture-level models from RTL designs for processors and accelerators." DATE, 2022.

3 Chowdhury, Subhajit Dutta, Kaixin Yang, and Pierluigi Nuzzo. "ReIGNN : State register identification using graph neural networks for circuit reverse engineering." ICCAD, 2021.

4 Lattner, Chris, et al. "MLIR : Scaling compiler infrastructure for domain specific computation." CGO, 2021.

Applicant Profile

  • Master's degree in Computer Science / Electronics.
  • Good experience / knowledge in Machine Learning.
  • Experience / knowledge in digital electronics design.
  • Excellent programming skills in Python and C++. Proficiency in VHDL and / or Verilog programming will be a plus.
  • Good analytical and experimental skills will be highly valued.

Position location

Site

Saclay

Job location

France, Ile-de-France

Location

Palaiseau

Requester

Position start date

01 / 10 / 2024

Il y a plus de 30 jours
Emplois reliés
INRIA
Palaiseau, Île-de-France

Getting insight into the multiscale mechanisms underlying ovarian follicle development and their changes all along reproductive lifespan will be of great help for early diagnosis and management of ovarian aging. The postdoc fellow is expected to use and develop the computational platform Simuscale (...

Orange Business Services
Châtillon, Île-de-France

Then, modelling the environmental cost per byte transmitted according to each category of service (voice services, SMS, but also social networks and meta-verse) and prioritising them according to their environmental footprint/impact will then enable action to be taken where the greatest gains can be...

Otis College of Art and Design
Puteaux, Île-de-France

You may recognize our products in some of the world’s most famous landmarks including the Eiffel Tower, Empire State Building, Burj Khalifa and the Petronas Twin Towers! We are 69,000 people strong, including engineers, digital technology experts, sales, and functional specialists, as well as factor...

Orange Business Services
Châtillon, Île-de-France

The aim of the PhD is to optimise demand-response strategies for a telecom operator in a context of uncertainty (variable production of renewable energy, fluctuations in prices and consumption, volume of network traffic) and faced with adversarial or cooperative agents participating in the exchange....

Otis College of Art and Design
Gennevilliers, Île-de-France

You may recognize our products in some of the world’s most famous landmarks including the Eiffel Tower, Empire State Building, Burj Khalifa and the Petronas Twin Towers! We are 69,000 people strong, including engineers, digital technology experts, sales, and functional specialists, as well as factor...

Huawei Technologies France
, Ile-de-France, FR

The work will be conducted in collaboration with an academic laboratory to supervise and follow the PhD work, in particular for the modelling of optoelectronic components and for the writing of scientific publications (ECOC, OFC, CLEO, ISLC, JLT, JSTQE. The increase in throughput is supported by two...

Otis College of Art and Design
Paris, Île-de-France
Télétravail

You may recognize our products in some of the world’s most famous landmarks including the Eiffel Tower, Empire State Building, Burj Khalifa and the Petronas Twin Towers! We are 69,000 people strong, including engineers, digital technology experts, sales, and functional specialists, as well as factor...

CEA
Palaiseau, Île-de-France

Your involvement in this project will facilitate the creation of a predictability toolbox that streamlines the exploration of design trade-offs, ultimately leading to the production of highly tailored RISC-V processors designed for Internet of Things (IoT) applications and embedded platforms used in...

Otis College of Art and Design
Montreuil, Île-de-France

You may recognize our products in some of the world’s most famous landmarks including the Eiffel Tower, Empire State Building, Burj Khalifa and the Petronas Twin Towers! We are 69,000 people strong, including engineers, digital technology experts, sales, and functional specialists, as well as factor...

Otis College of Art and Design
Puteaux, Île-de-France

You may recognize our products in some of the world’s most famous landmarks including the Eiffel Tower, Empire State Building, Burj Khalifa and the Petronas Twin Towers! We are 69,000 people strong, including engineers, digital technology experts, sales, and functional specialists, as well as factor...